## Wave Shaping Circuits with Diodes

Aim: To study clipping and clamping circuits.

**Background:** Clipping circuits allow that portion of the input waveform which lies above or below some reference voltage level. Broadly, clippers are classified into two categories:

- a) Shunt clipper
- b) Series clippers

**Shunt clipper:** The shunt clippers are the circuits in which the diode is connected across the load. The operation of the shunt clipper shown in Fig. 1(a) can be well understood using piecewise linear approximation model.



Figure 1(a)

In Fig. 1 (a), the cathode of the diode D is held at  $+V_R$ . Hence, for the diode to conduct, the input signal has to be greater than  $V_R+V_{\gamma}$ , where  $V_{\gamma}$  is the cut-in voltage of the diode.



Replacing the diode by its equivalent circuit shown in fig. 1(b) and applying KVL, we get

$$V_i = i.R + V_o \qquad \qquad \dots$$
 (1)

$$V_i = i.R + i.R_f. + V\gamma + V_R$$
 (2)

$$i = \frac{V_i - V_\gamma - V_R}{R + R_f}$$

This gives,

$$V_0 = \frac{Rf}{Rf + R} (Vi - V\gamma - V_R) + V_R + V\gamma - \dots$$
 (3)

Simplifying this, we get,

$$V_0 = \frac{Rf}{Rf + R}Vi + \frac{R}{Rf + R}(V_{R+}V\gamma)$$
 -----(4)

i) When input signal  $V_i$  is less than  $(V_R + V\gamma)$ , D is OFF (i=0).

Hence, from Eq. 1, we get  $V_o = V_i$ .

ii) For the diode D to conduct,  $V_i$  should be greater than  $V_R + V\gamma$ . When the diode conducts, the output signal is given by the Eq. 4.



Figure 1(c)

The transfer characteristics can be drawn to illustrate both the conditions as shown in Fig. 1(c).

The transfer characteristics indicate an abrupt change in slope at  $V_i$ =  $V_R$ +  $V_{\gamma}$  (breakpoint). When the input voltage is less than  $(V_R$ +  $V_{\gamma})$ , diode D is OFF and  $V_o$ =  $V_{in}$ ,

indicated by slope 1. When the input voltage is greater than  $(V_R + V_{\gamma})$  (to the right of the breakpoint), the characteristics is a line with slope  $\frac{Rf}{Rf+R}$  given by the Eq. 4.

Since 
$$R_f \ll R$$
 and  $V\gamma \ll V_R$ . Eq. 4 reduces to

$$V_0 = V_R + V\gamma$$
.

Thus the output waveform is found to have "clipped off" the positive peak above  $(V_R + V_{\gamma})$ .

**Series clipper:** These are the clipping circuits in which the diode is connected in series with the load (see Fig. 2(a)).



Here, the cathode of the diode is held at  $V_R$ . So, the diode conducts for  $V_i > V_R + V_R$ .

Applying KVL to the circuit in Fig. 2(b),

$$\begin{split} &V_i=\ i.\ (R_f+R)+V\gamma+V_R\\ &i=\frac{V_i-V_\gamma-V_R}{R+R_f}\\ &V_o=i.R+V_R\\ &V_o=\frac{V_i-V\gamma-V_R}{R+Rf}.R+V_R\\ &V_o=\frac{R}{Rf+R}V_i+\frac{Rf}{Rf+R}V_R-\frac{R}{Rf+R}V_\gamma\\ &Since\ R>>R_f,\ \frac{Rf}{Rf+R}V_R\approx 0,\ and\ \frac{R}{Rf+R}\approx 1\\ &Hence,\ V_o=V_i-V\gamma.\\ &For\ V_i< V_R+V\gamma\ \ the\ diode\ \ does\ not\ conduct\ (i=0),\\ &V_o=V_R. \end{split}$$

Thus, that portion of the waveform is transmitted which lies above V<sub>R</sub>.



Figure 2(c)

# **Clamper Circuit**



Figure 3(b)

Clamping circuits are used to hold either positive or negative extremity to a reference voltage level. Fig. 3(a) shows the clamper circuit that clamps the positive peak at zero level. The capacitor charges to  $V_m$  i.e. the peak value of the input signal during the first quarter positive cycle of the input signal. After the first positive peak, the input voltage starts falling. Since the capacitor has no path for discharge, it will hold  $+V_m$  across it preventing the diode to conduct. The output voltage is then given by  $V_O = V_{in} - V_m$ . Thus, whenever positive peak occurs,  $(V_{in} = V_m)$ , the output is clamped to zero volts.

In Fig. 3(b), by inserting a reference voltage between the cathode of the diode and common, the positive extremity is held at  $+V_R$  level. In this case, the capacitor charges to voltage  $V_m$  -  $V_R$ . This gives rise to  $V_O = V_{in} - (V_m - V_R)$ .

## Simulation assignments

#### Part I: Clipping Circuit 1

- (a) Analyse the circuit of Fig. 1(a), and plot  $V_o$  versus  $V_i$  for -5V < Vi < 5V. Assume the diode voltage drop to be 0.7 V when conducting.
- (b) Using the result of (a), plot the waveform  $V_o$  (t) versus time for a triangular input voltage  $V_i$ (t), varying from -5V to +5V, with a frequency of 1 kHz.
- (c) Simulate the circuit and verify your answers of (a) and (b).

## Part II: Clipping Circuit 2

- (a) Analyse the circuit of Fig. 2(a), and plot  $V_o$  versus  $V_i$  for -5V < Vi < 5V. Assume the diode voltage drop to be 0.7 V when conducting.
- (b) Using the result of (a), plot the waveform  $V_o$  (t) versus time for a triangular input voltage  $V_i$ (t), varying from -5V to +5V, with a frequency of 1 kHz.
- (c) Simulate the circuit and verify your answers of (a) and (b).

## Part III: Clamping Circuit

- (a) Analyse the circuit of Fig. 3(a), and plot  $V_o$  versus  $V_i$  for -5V < Vi < 5V. Assume the diode voltage drop to be 0.7 V when conducting.
- (b) Using the result of (a), plot the waveform  $V_o(t)$  versus time  $V_i(t)$

- (c) Plot the waveform  $V_o$  (t) versus time for a sinusoidal input voltage  $V_i$  (t), varying from -5V to +5V, with a frequency of 1 kHz.
- (d) Simulate the circuit and verify your answers of (a) and (b).
- (e) Repeat (a) (d) for Fig. 3(b) with  $V_R=+1V$  and -1V.

## Part IV: Diode clipper lab sessions

(A) Wire the circuit shown in Fig. 4. Apply a sinusoidal 1 KHz input voltage (16V peak to peak). Observe and sketch in your report,  $V_{out}$  versus  $V_{in}$  in the X-Y mode for (a)  $V_S = 0V$  (i.e., ground), (b)  $V_S = +3V$ , (c)  $V_S = -3V$ . Explain your observations. Would you make these measurements in the AC or DC mode? Why?



Figure 4

(B) Design circuits to generate the input output characteristics given in Fig. 5 (a) and 5 (b). Wire the circuits and verify their operation.

